Professional Documents
Culture Documents
8 I 8 I
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
I 8
OLMC
I/O/Q
I/O/Q
I/OE
Pin Configuration
PLCC
I I 2 I I I I I 8 14 9 I GND 11 I/OE I/O/Q 13 I/O/Q 6 4 I/CLK Vcc 20 18 I/O/Q I/O/Q 16 I/O/Q I/O/Q I/O/Q I/O/Q
Description
The GAL16V8, at 3.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently. The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL16V8 are the PAL architectures listed in the table of the macrocell description section. GAL16V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility. Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.
DIP
I/CLK I I I I I 5 15 1 20 Vcc I/O/Q I/O/Q
GAL16V8
Top View
GAL 16V8
SOIC
I/CLK I I I I I I I I GND 10 5 1 20 Vcc I/O/Q I/O/Q I/O/Q I/O/Q 15 I/O/Q I/O/Q I/O/Q I/O/Q 11 I/OE
I I I GND 10 11
GAL 16V8
Top View
I/OE
Copyright 2001 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
May 2001
16v8_08
Specifications GAL16V8
GAL16V8 Ordering Information
Commercial Grade Specifications
Tpd (ns)
3.5 5 7.5
Tsu (ns)
2.5 3 7
Tco (ns)
3.0 4 5
Icc (mA)
115 115 115 115 115
Ordering #
GAL16V8D-3LJ GAL16V8D-5LJ GAL16V8D-7LP GAL16V8D-7LJ GAL16V8D-7LS GAL16V8D-10QP GAL16V8D-10QJ GAL16V8D-10LP GAL16V8D-10LJ GAL16V8D-10LS GAL16V8D-15QP GAL16V8D-15QJ GAL16V8D-15LP GAL16V8D-15LJ GAL16V8D-15LS GAL16V8D-25QP GAL16V8D-25QJ GAL16V8D-25LP GAL16V8D-25LJ GAL16V8D-25LS
Package
20-Lead PLCC 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin SOIC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin SOIC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin SOIC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin SOIC
10
10
15
12
10
55 55 90 90 90
25
15
12
55 55 90 90 90
Tsu (ns)
7
Tco (ns)
5
Icc (mA)
130 130
Ordering #
GAL16V8D-7LPI GAL16V8D-7LJI GAL16V8D-10LPI GAL16V8D-10LJI GAL16V8D-15LPI GAL16V8D-15LJI GAL16V8D-20QPI GAL16V8D-20QJI GAL16V8D-25QPI GAL16V8D-25QJI GAL16V8D-25LPI GAL16V8D-25LJI
Package
20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC 20-Pin Plastic DIP 20-Lead PLCC
10
10
130 130
15
12
10
130 130
20
13
11
65 65
25
15
12
65 65 130 130
Specifications GAL16V8
Output Logic Macrocell (OLMC)
The following discussion pertains to configuring the output logic macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely transparent to the user. There are three global OLMC configuration modes possible: simple, complex, and registered. Details of each of these modes are illustrated in the following pages. Two global bits, SYN and AC0, control the mode configuration for all macrocells. The XOR bit of each macrocell controls the polarity of the output in any of the three modes, while the AC1 bit of each of the macrocells controls the input/output configuration. These two global and 16 individual architecture bits define all possible configurations in a GAL16V8 . The information given on these architecture bits is only to give a better understanding of the device. Compiler software will transparently set these architecture bits from the pin definitions, so the user should not need to directly manipulate these architecture bits. The following is a list of the PAL architectures that the GAL16V8 can emulate. It also shows the OLMC mode under which the GAL16V8 emulates the PAL architecture.
PAL Architectures Emulated by GAL16V8 16R8 16R6 16R4 16RP8 16RP6 16RP4 16L8 16H8 16P8 10L8 12L6 14L4 16L2 10H8 12H6 14H4 16H2 10P8 12P6 14P4 16P2
GAL16V8 Global OLMC Mode Registered Registered Registered Registered Registered Registered Complex Complex Complex Simple Simple Simple Simple Simple Simple Simple Simple Simple Simple Simple Simple
Registered ABEL CUPL LOG/iC OrCAD-PLD PLDesigner TANGO-PLD P16V8R G16V8MS GAL16V8_R "Registered"1 P16V8R2 G16V8R
1) Used with Configuration keyword. 2) Prior to Version 2.0 support. 3) Supported on Version 1.20 or later.
Specifications GAL16V8
Registered Mode
In the Registered mode, macrocells are configured as dedicated registered outputs or as I/O functions. Architecture configurations available in this mode are similar to the common 16R8 and 16RP4 devices with various permutations of polarity, I/O and register placement. All registered macrocells share common clock and output enable control pins. Any macrocell can be configured as registered or I/ O. Up to eight registers or up to eight I/O's are possible in this mode. Dedicated input or output functions can be implemented as subsets of the I/O function. Registered outputs have eight product terms per output. I/O's have seven product terms per output. The JEDEC fuse numbers, including the User Electronic Signature (UES) fuses and the Product Term Disable (PTD) fuses, are shown on the logic diagram on the following page.
CLK
Registered Configuration for Registered Mode - SYN=0. - AC0=1. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=0 defines this output configuration. - Pin 1 controls common CLK for the registered outputs. - Pin 11 controls common OE for the registered outputs. - Pin 1 & Pin 11 are permanently configured as CLK & OE for registered output configuration.
Q Q
XOR
OE
Combinatorial Configuration for Registered Mode - SYN=0. - AC0=1. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=1 defines this output configuration. - Pin 1 & Pin 11 are permanently configured as CLK & OE for registered output configuration.
XOR
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
Specifications GAL16V8
Registered Mode Logic Diagram
DIP & PLCC Package Pinouts
1
0 4 8 12 16 20
24
28
2128 PTD
0000
OLMC
0224
19
2
0256
XOR-2048 AC1-2120
OLMC
0480
18
3
0512
XOR-2049 AC1-2121
OLMC
0736
17
4
0768
XOR-2050 AC1-2122
OLMC
0992
16
5
1024
XOR-2051 AC1-2123
OLMC
1248
15
6
1280
XOR-2052 AC1-2124
OLMC
1504
14
7
1536
XOR-2053 AC1-2125
OLMC
1760
13
8
1792
XOR-2054 AC1-2126
OLMC
2016
12
9
2191
XOR-2055 AC1-2127
OE
11
SYN-2192 AC0-2193
Specifications GAL16V8
Complex Mode
In the Complex mode, macrocells are configured as output only or I/O functions. Architecture configurations available in this mode are similar to the common 16L8 and 16P8 devices with programmable polarity in each macrocell. Up to six I/O's are possible in this mode. Dedicated inputs or outputs can be implemented as subsets of the I/O function. The two outer most macrocells (pins 12 & 19) do not have input capability. Designs requiring eight I/O's can be implemented in the Registered mode. All macrocells have seven product terms per output. One product term is used for programmable output enable control. Pins 1 and 11 are always available as data inputs into the AND array. The JEDEC fuse numbers including the UES fuses and PTD fuses are shown on the logic diagram on the following page.
Combinatorial I/O Configuration for Complex Mode - SYN=1. - AC0=1. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=1. - Pin 13 through Pin 18 are configured to this function.
XOR
Combinatorial Output Configuration for Complex Mode - SYN=1. - AC0=1. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=1. - Pin 12 and Pin 19 are configured to this function.
XOR
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
Specifications GAL16V8
Complex Mode Logic Diagram
DIP & PLCC Package Pinouts
1
2128
0
0000
12
16
20
24
28
PTD
OLMC
0224
19
2
0256
XOR-2048 AC1-2120
OLMC
0480
18
3
0512
XOR-2049 AC1-2121
OLMC
0736
17
4
0768
XOR-2050 AC1-2122
OLMC
0992
16
5
1024
XOR-2051 AC1-2123
OLMC
1248
15
6
1280
XOR-2052 AC1-2124
OLMC
1504
14
7
1536
XOR-2053 AC1-2125
OLMC
1760
13
8
1792
XOR-2054 AC1-2126
OLMC
2016
12
XOR-2055 AC1-2127
11
2191
SYN-2192 AC0-2193
Specifications GAL16V8
Simple Mode
In the Simple mode, macrocells are configured as dedicated inputs or as dedicated, always active, combinatorial outputs. Architecture configurations available in this mode are similar to the common 10L8 and 12P6 devices with many permutations of generic output polarity or input choices. All outputs in the simple mode have a maximum of eight product terms that can control the logic. In addition, each output has programmable polarity. Pins 1 and 11 are always available as data inputs into the AND array. The center two macrocells (pins 15 & 16) cannot be used as input or I/O pins, and are only available as dedicated outputs. The JEDEC fuse numbers including the UES fuses and PTD fuses are shown on the logic diagram.
Vcc
Combinatorial Output with Feedback Configuration for Simple Mode - SYN=1. - AC0=0. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=0 defines this configuration. - All OLMC except pins 15 & 16 can be configured to this function.
XOR
XOR
- SYN=1. - AC0=0. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=0 defines this configuration. - Pins 15 & 16 are permanently configured to this function.
Dedicated Input Configuration for Simple Mode - SYN=1. - AC0=0. - XOR=0 defines Active Low Output. - XOR=1 defines Active High Output. - AC1=1 defines this configuration. - All OLMC except pins 15 & 16 can be configured to this function.
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
Specifications GAL16V8
Simple Mode Logic Diagram
DIP & PLCC Package Pinouts
1
2128
0
0000
12
16
20
24
28
PTD
OLMC
XOR-2048 AC1-2120
19
0224
2
0256
OLMC
XOR-2049 AC1-2121
18
0480
3
0512
OLMC
XOR-2050 AC1-2122
17
0736
4
0768
OLMC
XOR-2051 AC1-2123
16
0992
5
1024
OLMC
XOR-2052 AC1-2124
15
1248
6
1280
OLMC
XOR-2053 AC1-2125
14
1504
7
1536
OLMC
XOR-2054 AC1-2126
13
1760
8
1792
OLMC
XOR-2055 AC1-2127
12 11
2016
2191
SYN-2192 AC0-2193
Specifications GAL16V8D
Absolute Maximum Ratings(1)
Supply voltage VCC ...................................... 0.5 to +7V Input voltage applied .......................... 2.5 to VCC +1.0V Off-state output voltage applied ......... 2.5 to VCC +1.0V Storage Temperature ................................ 65 to 150C Ambient Temperature with Power Applied ........................................ 55 to 125C
1.Stresses above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).
DC Electrical Characteristics
Over Recommended Operating Conditions (Unless Otherwise Specified) SYMBOL PARAMETER Input Low Voltage Input High Voltage Input or I/O Low Leakage Current Input or I/O High Leakage Current Output Low Voltage Output High Voltage Low Level Output Current 0V VIN VIL (MAX.) 3.5V VIN VCC IOL = MAX. Vin = VIL or VIH IOH = MAX. Vin = VIL or VIH L-3/-5 & -7 (Ind. PLCC) L-7 (Except Ind. PLCC)/-10/-15/-25 Q-10/-15/-20/-25 CONDITION MIN.
Vss 0.5
TYP.3
UNITS V V A A V V mA mA
2.0 2.4
IOH IOS2
High Level Output Current Output Short Circuit Current VCC = 5V VOUT = 0.5V TA= 25C
30
3.2 150
mA mA
75 75 45
115 90 55
mA mA mA
L -7/-10/-15/-25 Q -20/-25
75 45
130 65
mA mA
1) The leakage current is due to the internal pull-up resistor on all pins. See Input Buffer section for more information. 2) One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester ground degradation. Characterized but not 100% tested. 3) Typical values are at Vcc = 5V and TA = 25 C
10
Specifications GAL16V8D
AC Switching Characteristics
Over Recommended Operating Conditions
COM PARAMETER COM COM / IND
TEST COND1. A A A
DESCRIPTION Input or I/O to Comb. Output Clock to Output Delay Clock to Feedback Delay Setup Time, Input or Feedback before Clock Hold Time, Input or Feedback after Clock Maximum Clock Frequency with External Feedback, 1/(tsu + tco) Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf) Maximum Clock Frequency with No Feedback Clock Pulse Duration, High Clock Pulse Duration, Low Input or I/O to Output Enabled OE to Output Enabled Input or I/O to Output Disabled OE to Output Disabled 1 1 2.5 0 182
-3
-5
-7 UNITS
3.5 3 2.5
1 1 3 0
5 4 3
1 1 5 0 100
7.5 5 3
ns ns ns ns ns MHz
142.8
fmax3
A A
200 250
166 166
125 125
MHz MHz
B B C C
24 2
4
34 3
4
6 6 5 5
4 4 1 1 1 1
9 6 9 6
ns ns ns ns ns ns
1 1 1 1
1) Refer to Switching Test Conditions section. 2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section. 3) Refer to fmax Descriptions section. Characterized but not 100% tested. 4) Characterized but not 100% tested.
11
DESCRIPTION Input or I/O to Comb. Output Clock to Output Delay Clock to Feedback Delay Setup Time, Input or Fdbk before Clk Hold Time, Input or Fdbk after Clk Maximum Clock Frequency with External Feedback, 1/(tsu + tco) Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf) Maximum Clock Frequency with No Feedback Clock Pulse Duration, High Clock Pulse Duration, Low Input or I/O to Output Enabled OE to Output Enabled Input or I/O to Output Disabled OE to Output Disabled 3 2
-10
MIN.
-15
-20
-25 UNITS
MAX.
MAX. MIN.
MAX. MIN.
MAX. MIN.
A A A
10 7 6
3 2 12 0 45.5
15 10 8
3 2 13 0 41.6
20 11 9
3 2 15 0 37
25 12 10
ns ns ns ns ns MHz
7.5 0 66.7
fmax3
A A
71.4 83.3
50 62.5
45.4 50
40 41.6
MHz MHz
B B C C
6 6 1 1 1 1
10 10 10 10
8 8
15 15 15 15
10 10
18 18 18 18
12 12
20 20 20 20
ns ns ns ns ns ns
1) Refer to Switching Test Conditions section. 2) Calculated from fmax with internal feedback. Refer to fmax Descriptions section. 3) Refer to fmax Descriptions section. Characterized but not 100% tested.
12
Specifications GAL16V8
Switching Waveforms
VALID INPUT
tsu
CLK INPUT or I/O FEEDBACK VALID INPUT
th
tco
REGISTERED OUTPUT 1/fmax (external fdbk)
tpd
COMBINATIONAL OUTPUT
Combinatorial Output
Registered Output
OE
tdis
COMBINATIONAL OUTPUT
ten
REGISTERED OUTPUT
tdis
ten
OE to Output Enable/Disable
twh
CLK 1/ fmax (w/o fb)
twl
tcf
REGISTERED FEEDBACK
tsu
Clock Width
13
Specifications GAL16V8
fmax Descriptions
CLK
LOGIC ARRAY
CLK
REGISTER
LOGIC ARRAY
tsu
tco
REGISTER
t cf t pd
tsu + th
Note: tcf is a calculated value, derived by subtracting tsu from the period of fmax w/internal feedback (tcf = 1/fmax - tsu). The value of tcf is used primarily when calculating the delay from clocking a register to a combinatorial output (through registered feedback), as shown above. For example, the timing from clock to a combinatorial output is equal to tcf + tpd.
R1
TEST POINT
R2
C L*
GAL16V8D (except -3) Output Load Conditions (see figure above) Test Condition A B C Active High Active Low Active High Active Low R1 200 200 200 R2 390 390 390 390 390 CL 50pF 50pF 50pF 5pF 5pF
*C L INCLUDES TEST FIXTURE AND PROBE CAPACITANCE
14
Specifications GAL16V8
Switching Test Conditions (Continued)
GAL16V8D-3 Output Load Conditions (see figure at right) Test Condition A B C High Z to Active High at 1.9V High Z to Active Low at 1.0V Active High to High Z at 1.9V Active Low to High Z at 1.0V R1 50 50 50 50 50 CL 35pF 35pF 35pF 35pF 35pF
TEST POINT R1 +1.45V
Z0 = 50, CL = 35pF*
Electronic Signature
An electronic signature is provided in every GAL16V8 device. It contains 64 bits of reprogrammable memory that can contain user defined data. Some uses include user ID codes, revision numbers, or inventory control. The signature data is always available to the user independent of the state of the security cell. NOTE: The electronic signature is included in checksum calculations. Changing the electronic signature will alter the checksum.
Security Cell
A security cell is provided in the GAL16V8 devices to prevent unauthorized copying of the array patterns. Once programmed, this cell prevents further read access to the functional bits in the device. This cell can only be erased by re-programming the device, so the original configuration can never be examined once this cell is programmed. The Electronic Signature is always available to the user, regardless of the state of this control cell.
Input Buffers
GAL16V8 devices are designed with TTL level compatible input buffers. These buffers have a characteristically high impedance, and present a much lighter load to the driving logic than bipolar TTL devices. The GAL16V8 input and I/O pins have built-in active pull-ups. As a result, unused inputs and I/O's will float to a TTL "high" (logical "1"). Lattice Semiconductor recommends that all unused inputs and tri-stated I/O pins be connected to another active input, VCC, or Ground. Doing this will tend to improve noise immunity and reduce ICC for the device.
Latch-Up Protection
GAL16V8 devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias minimizes the potential of latch-up caused by negative input undershoots. Additionally, outputs are designed with n-channel pull-ups instead of the traditional p-channel pull-ups in order to eliminate latch-up due to output overshoots.
Device Programming
GAL devices are programmed using a Lattice Semiconductorapproved Logic Programmer, available from a number of manufacturers. Complete programming of the device takes only a few seconds. Erasing of the device is transparent to the user, and is done automatically as part of the programming cycle.
-20
In p u t V o lt ag e ( V o lt s)
15
Specifications GAL16V8
Power-Up Reset
Vcc (min.)
Vcc
t su
CLK
t wl t pr
Circuitry within the GAL16V8 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time (tpr, 1s MAX). As a result, the state on the registered output pins (if they are enabled) will always be high on power-up, regardless of the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. Because of the asynchronous nature of system power-up, some
conditions must be met to provide a valid power-up reset of the device. First, the VCC rise must be monotonic. Second, the clock input must be at static TTL level as shown in the diagram during power up. The registers will reset within a maximum of tpr time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. The clock must also meet the minimum pulse width requirements.
Vcc
Active Pull-up Circuit
Active Pull-up Circuit
Vcc
ESD Protection Circuit
Vref
Vcc
Tri-State Control
Vcc
Vref
PIN
Data Output
PIN
16
Specifications GAL16V8
GAL16V8D-3/-5/-7 (IND PLCC): Typical AC and DC Characteristic Diagrams
Normalized Tpd vs Vcc
1.2 1.2
Normalized Tpd
1.1
Normalized Tco
Normalized Tsu
PT H->L PT L->H
1.1
RISE FALL
1.1
PT H->L PT L->H
0.9
0.9
0.9
0.8 4.50
4.75
5.00
5.25
5.50
0.8 4.50
4.75
5.00
5.25
5.50
0.8 4.50
4.75
5.00
5.25
5.50
Normalized Tpd
Normalized Tco
-25
25
50
75
100
125
-25
25
50
75
100
125
Normalized Tsu
PT H->L PT L->H
RISE FALL
PTH->L PT L->H
-25
25
50
75
1 00
1 25
Temperature (deg. C)
Temperature (deg. C)
Temperature (deg. C)
-0.1
-0.1
-0.2
-0.2
RISE FALL
-0.3
-0.3
RISE FALL
-0.4 1 2 3 4 5 6 7 8
-0.4 1 2 3 4 5 6 7 8
10 8 6 4 2 0 -2 0 50
RISE FALL
10 8 6 4 2 0 -2
RISE FALL
100
150
200
250
3 00
50
100
150
200
250
3 00
17
Specifications GAL16V8
GAL16V8D-3/-5/-7 (IND PLCC): Typical AC and DC Characteristic Diagrams
Vol vs Iol
1 5
Voh vs Ioh
3.25
Voh vs Ioh
0.75
4 3
Voh (V)
Vol (V)
0.5
Voh (V)
0 10 20 30 40 50
2.75
0.25 1
0 0 10 20 30 40
2.5 0 1 2 3 4
1.2
Normalized Icc
Normalized Icc
Normalized Icc
-25 0 25 50 75 100 125
1.1
1.1
0.9
0.9
0.8 4.50
4.75
5.00
5.25
5.50
0.8 -55
Frequency (MHz)
20
Iik (mA)
30 40 50 60 70 80
90 -2
-1.5
-1
-0.5
Vin (V)
Vik (V)
18
Specifications GAL16V8
GAL16V8D-7 (Except IND PLCC)/-10L: Typical AC and DC Characteristic Diagrams
Normalized Tpd vs Vcc
1.15 1.15
Normalized Tpd
1.1
RISE FALL
1.05
Normalized Tco
Normalized Tsu
1.1
RISE FALL
1.1
RISE FALL
1.05
0.95
0.9
0.95
0.9 4.5
Normalized Tpd
Normalized Tco
Normalized Tsu
RISE FALL
1.2
RISE FALL
RISE FALL
-25
25
50
75
100
125
-25
25
50
75
100
125
-25
25
50
75
1 00
1 25
Temperature (deg. C)
Temperature (deg. C)
Temperature (deg. C)
RISE FALL
RISE FALL
RISE FALL
RISE FALL
19
Specifications GAL16V8
GAL16V8D-7 (Except IND PLCC)/-10L: Typical AC and DC Characteristic Diagrams
Vol vs Iol
0.5 4
Voh vs Ioh
4
Voh vs Ioh
0.4
Voh (V)
3.5 2
Vol (V)
0.3
0.2
Voh (V)
0 5 10 15 20 25
1 0.1
0 1 6 11 16 21 26
2.5 0.00
1.00
2.00
3.00
4.00
5.00
Normalized Icc
Normalized Icc
Normalized Icc
-25 0 25 50 88 1 00 1 25
1.1
1.1
1.05
0.9
0.9
0.8 -55
0.95 1 15 25 50 75 1 00
Temperature (deg. C)
Frequency (MHz)
Iik (mA)
Vin (V)
Vik (V)
20
Specifications GAL16V8
GAL16V8D-10Q (and Slower): Typical AC and DC Characteristic Diagrams
Normalized Tpd vs Vcc
1.2 1.2 RISE FALL
Normalized Tpd
1.1
PT H->L PT L->H
Normalized Tco
Normalized Tsu
1.1
1.1
PT H->L PT L->H
0.9
0.9
0.9
0.8 4.50
4.75
5.00
5.25
5.50
0.8 4.50
4.75
5.00
5.25
5.50
0.8 4.50
4.75
5.00
5.25
5.50
Normalized Tpd
Normalized Tco
Normalized Tsu
PT H->L PT L->H
1.2
RISE FALL
PT H->L PT L->H
-25
25
50
75
100
125
-25
25
50
75
100
125
-25
25
50
75
100
125
Temperature (deg. C)
Temperature (deg. C)
Temperature (deg. C)
RISE FALL
RISE FALL
8 6 4 2 0 -2 -4 -6 0 50
RISE FALL
8 6 4 2 0 -2 -4
RISE FALL
100
150
200
250
300
50
100
150
200
250
300
21
Specifications GAL16V8
GAL16V8D-10Q (and Slower): Typical AC and DC Characteristic Diagrams
Vol vs Iol
0.6 5 4
Voh vs Ioh
4
Voh vs Ioh
3.8
Voh (V)
Voh (V)
0 10 20 30 40 50
0.4
Vol (V)
3 2
3.6
3.4 3.2
0.2
1 0 0 10 20 30 40
3 0 1 2 3 4
Normalized Icc
Normalized Icc
Normalized Icc
-25 0 25 50 75 100 125
1.1
0.9
0.8 4.50
4.75
5.00
5.25
5.50
0.7 -55
Temperature (deg. C)
Frequency (MHz)
Iik (mA)
0 0.5 1 1.5 2 2.5 3 3.5 4
20 30 40 50
60 -2 -1.5 -1 -0.5 0
Vin (V)
Vik (V)
22