Professional Documents
Culture Documents
Product Summary
Operating Voltage Vbb(on) Active channels: On-state Resistance RON Load Current (ISO) IL(ISO) Current Limitation IL(SCr) one 30m 12A 24A 5.0...34V two parallel 15m 24A 24A
Package
P-DSO-20-12 (Power SO 20)
General Description
N channel vertical power MOSFET with charge pump, ground referenced CMOS compatible input, diagnostic feedback and proportional load current sense monolithically integrated in Smart SIPMOS technology. Providing embedded protective functions
Applications
C compatible high-side power switch with diagnostic feedback for 12V and 24V grounded loads All types of resistive, inductive and capacitve loads Most suitable for loads with high inrush currents, so as lamps Replaces electromechanical relays, fuses and discrete circuits
Basic Functions
CMOS compatible input Undervoltage and overvoltage shutdown with auto-restart and hysteresis Fast demagnetization of inductive loads Logic ground independent from load ground
Protection Functions
Short circuit protection Overload protection Current limitation Thermal shutdown Overvoltage protection (including load dump) with external resistor Reverse battery protection with external resistor Loss of ground and loss of Vbb protection Electrostatic discharge protection (ESD)
Vbb
Diagnostic Functions
Proportinal load current sense Diagnostic feedback with open drain output Open load detection in OFF-state with external resistor Feedback of thermal shutdown in ON-state
Infineon technologies
1 of 15
2003-Oct-01
BTS 840 S2
Functional diagram
current limit
VBB
IN1
temperature sensor ESD Open load detection Current sense RO1 GND1 Channel 1 LOAD
Pin configuration
(top view)
Vbb GND1 IN1 ST1 IS1 GND2 IN2 ST2 IS2 Vbb
20 19 18 17 16 15 14 13 12 11
Vbb OUT1 OUT1 OUT1 OUT1 OUT2 OUT2 OUT2 OUT2 Vbb
Infineon technologies
2003-Oct-01
Unit V V A V C W
ZL
100 4.4 2.0 1.0 4.0 8.0 -10 ... +16 2.0 5.0 14
mH
Electrostatic discharge capability (ESD) IN: VESD (Human Body Model) ST, IS: out to all other pins shorted:
acc. MIL-STD883D, method 3015.7 and ESD assn. std. S5.1-1993 R=1.5k; C=100pF
kV
Input voltage (DC) Current through input pin (DC) Current through status pin (DC) Current through current sense pin (DC)
see internal circuit diagram page 9
V mA
1) 2) 3) 4)
Supply voltages higher than Vbb(AZ) require an external current limit for the GND and status pins a 150 resistor for the GND connection is recommended. RI = internal resistance of the load dump test pulse generator VLoad dump is set up without the DUT connected to the generator per ISO 7637-1 and DIN 40839 Device on 50mm*50mm*1.5mm epoxy PCB FR4 with 6cm2 (one layer, 70m thick) copper area for Vbb connection. PCB is vertical without blown air.
Infineon technologies
2003-Oct-01
K/W
Electrical Characteristics
Parameter and Conditions, each of the two channels
at Tj = -40...+150C, Vbb = 12 V unless otherwise specified
Symbol
Unit
Load Switching Capabilities and Characteristics On-state resistance (Vbb to OUT); IL = 5 A each channel, Tj = 25C: RON Tj = 150C: two parallel channels, Tj = 25C: Output voltage drop limitation at small load currents, see page 14
IL = 0.5 A Tj =-40...+150C:
--
27 54 14
30 60 15 ---
VON(NL)
-11 22 --
50 12 24 --
mV A
Nominal load current, ISO Norm one channel active: IL(NOM) two parallel channels active:
ISO 10483-1, 6.7: Von =0.5V Tc = 85C
mA
s
Turn-off time RL = 12 Slew rate on 6) 10 to 30% VOUT, RL = 12 : Slew rate off 6) 70 to 40% VOUT, RL = 12 :
IN IN
25 25 0.1 0.1
70 80 ---
150 200 1 1
V/s V/s
5) 6)
not subject to production test, specified by design See timing diagram on page 11.
Infineon technologies
2003-Oct-01
BTS 840 S2
Parameter and Conditions, each of the two channels
at Tj = -40...+150C, Vbb = 12 V unless otherwise specified
Symbol
Unit
Vbb(on) Vbb(under) Tj =-40...+25C: Vbb(u rst) Tj =+150C: Undervoltage restart of charge pump see diagram page 13 Tj =-40...+25C: Vbb(ucp) Tj =150C: Undervoltage hysteresis Vbb(under)
Vbb(under) = Vbb(u rst) - Vbb(under)
V V V V V V V V V A A mA
Vbb(over) Vbb(o rst) Vbb(over) Tj =-40: Vbb(AZ) Ibb=40 mA Tj =+25...+150C: Standby current9) Tj =-40C...25C: Ibb(off) VIN = 0 Tj =150C: Leakage output current (included in Ibb(off)); VIN = 0 IL(off) Operating current 10), VIN = 5V, IGND = IGND1 + IGND2, one channel on: IGND two channels on: Protection Functions11) Current limit, (see timing diagrams, page 12) Tj =-40C: IL(lim) Tj =25C: Tj =+150C: Repetitive short circuit current limit, Tj = Tjt each channel IL(SCr) two parallel channels
(see timing diagrams, page 12)
48 40 31 ----
56 50 37 24 24 4.0
65 58 45 ----
ms
(see timing diagrams on page 12) At supply voltage increase up to Vbb= 4.7 V typ without charge pump, VOUT Vbb - 2 V Supply voltages higher than Vbb(AZ) require an external current limit for the GND and status pins (a 150 resistor in the GND connection is recommended). See also VON(CL) in table of protection functions and circuit diagram page 9. 9) Measured with load; for the whole device; all channels off 10) Add I , if I ST ST > 0 11) Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.
7) 8)
Infineon technologies
2003-Oct-01
BTS 840 S2
Parameter and Conditions, each of the two channels
at Tj = -40...+150C, Vbb = 12 V unless otherwise specified
Symbol
Unit
Output clamp (inductive load switch off)12) at VON(CL) = Vbb - VOUT, IL= 40 mA Tj =-40C: VON(CL) Tj =25C...150C: Thermal overload trip temperature Tjt Thermal hysteresis Tjt Reverse Battery Reverse battery voltage 13) Drain-source diode voltage (Vout > Vbb) IL = - 4.0 A, Tj = +150C Diagnostic Characteristics Current sense ratio14), static on-condition,
VIS = 0...5 V, Vbb(on) = 6.515)...27V, Tj kILIS = IL / IIS
41 43 150 --
-47 -10
-52 ---
V C K
-Vbb -VON
---
-600
32 --
V mV
Tj= 25...+150C, IL= 5 A: Tj= 25...+150C, IL = 0.5 A: Current sense output voltage limitation
Tj = -40 ...+150C IIS = 0, IL = 5 A:
5.4 0 0 0 --
Current sense leakage/offset current Tj = -40 ...+150C VIN=0, VIS = 0, IL = 0: VIN=5 V, VIS = 0, IL = 0: VIN=5 V, VIS = 0, VOUT = 0 (short circuit) Current sense settling time to IIS static10% after positive input slope16), IL = 0 5A
12) 13)
14)
15) 16)
If channels are connected in parallel, output clamp is usually accomplished by the channel with the lowest VON(CL) Requires a 150 resistor in GND connection. The reverse load current through the intrinsic drain-source diode has to be limited by the connected load. Power dissipation is higher compared to normal operating conditions due to the voltage drop across the drain-source diode. The temperature protection is not active during reverse current operation! Input and Status currents have to be limited (see max. ratings page 3 and circuit page 9). This range for the current sense ratio refers to all devices. The accuracy of the kILIS can be raised at least by a factor of two by matching the value of kILIS for every single device. In the case of current limitation the sense current IIS is zero and the diagnostic feedback potential VST is High. See figure 2c, page 12. Valid if Vbb(u rst) was exceeded before. not subject to production test, specified by design
Infineon technologies
2003-Oct-01
BTS 840 S2
Parameter and Conditions, each of the two channels
at Tj = -40...+150C, Vbb = 12 V unless otherwise specified
Symbol
Unit
Current sense settling time to 10% of IIS static after negative input slope17) , IL = 5 0A tsoff(IS) Current sense rise time (60% to 90%) after change of load current17) , IL = 2.5 tslc(IS) 5A Open load detection voltage18) (off-condition) Internal output pull down (pin 16,17,18,19 to 2 resp. 12,13,14,15 to 6), VOUT=5 V Input and Status Feedback19) Input resistance
(see circuit page 9)
--2 5
30 10 3 15
100 -4 40
s s V k
VOUT(OL) RO
3.0 -1.5 -1 20 --
k V V V A A s s s V
Input turn-on threshold voltage Input turn-off threshold voltage Input threshold hysteresis Off state input current VIN = 0.4 V: On state input current VIN = 5 V: Delay time for status with open load after Input neg. slope (see diagram page 14) Status delay after positive input slope17) Status delay after negative input slope17)
tdon(ST) tdoff(ST) Status output (open drain) Zener limit voltage Tj =-40...+150C, IST = +1.6 mA: VST(high) ST low voltage Tj =-40...+25C, IST = +1.6 mA: VST(low) Tj = +150C, IST = +1.6 mA: Status leakage current, VST = 5 V, Tj=25 ... +150C: IST(high)
--5.4 ----
13 1 6.1 ----
17) 18)
not subject to production test, specified by design External pull up resistor required for open load detection in off state. 19) If ground resistors R GND are used, add the voltage drop across these resistors.
Infineon technologies
2003-Oct-01
Negative output voltage clamp L = "Low" Level X = don't care Z = high impedance, potential depends on external circuit H = "High" Level Status signal after the time delay shown in the diagrams (see fig 5. page 13) Parallel switching of channel 1 and 2 is possible by connecting the inputs and outputs in parallel. The status outputs ST1 and ST2 have to be configured as a 'Wired OR' function with a single pull-up resistor. The current sense outputs IS1 and IS2 have to be connected with a single pull-down resistor.
Terms
V
Ibb
bb
I IN1
Leadframe 3 IN1
VON1 OUT1
I ST1
4 I IS1
17,18
I L1
I IN2
Leadframe 7 IN2
VON2 OUT2
13,14
I L2
ST1
I ST2
8 I IS2
ST2
VOUT1
VOUT2
I GND1
R GND2
Leadframe (Vbb) is connected to pin 1,10,11,20 External RGND optional; two resistors RGND1, RGND2 = 150 or a single resistor RGND = 75 for reverse battery protection up to the max. operating voltage.
20) 21) 22) 23) 24)
The voltage drop over the power transistor is Vbb-VOUT > 3V typ. Under this condition the sense current IIS is zero An external short of output to Vbb, in the off state, causes an internal current from output to ground. If RGND is used, an offset voltage at the GND and ST pins will occur and the VST low signal may be errorious. Low ohmic short to Vbb may reduce the output current IL and therefore also the sense current IIS. Power Transistor off, high impedance with external resistor between VBB and OUT
Infineon technologies
2003-Oct-01
BTS 840 S2
Input circuit (ESD protection), IN1 or IN2
R IN I
ESD-ZD I GND
ON
OUT
The use of ESD zener diodes as voltage clamp at DC conditions is not recommended.
Power GND
R ST(ON)
ST
GND
ESDZD
R ST RI Logic
Z2
ESD-Zener diode: 6.1 V typ., max 5.0 mA; RST(ON) < 375 at 1.6 mA. The use of ESD zener diodes as voltage clamp at DC conditions is not recommended.
RV R IS
IS
OUT
PROFET
Z1 GND
R GND
Signal GND
R Load
Load GND
VZ1 = 6.1 V typ., VZ2 = 47 V typ., RGND = 150 , RST=15k, RI=4.5k typ., RIS=1k, RV=15k, In case of reverse battery the current has to be limited by the load. Temperature protection is not active
EXT
Signal GND
Infineon technologies
2003-Oct-01
BTS 840 S2
GND disconnect, each channel
IN
ST GND V bb V IN V ST V GND
ST GND ZL
{
R L
EL
ER
Any kind of load. In case of IN = high is VOUT VIN - VIN(T+). Due to VGND > 0, no VST = low signal available.
Energy stored in load inductance: EL = 1/2LI L While demagnetizing load inductance, the energy dissipated in PROFET is
2
IN
EAS= Ebb + EL - ER= VON(CL)iL(t) dt, with an approximate solution for RL > 0 : EAS= IL L (V + |VOUT(CL)|) 2RL bb ILRL
ST GND
ln (1+ |V
OUT(CL)|
V
bb
V IN ST
GND
Maximum allowable load inductance for a single switch off (one channel)4)
L = f (IL ); Tj,start = 150C, Vbb = 12 V, RL = 0 ZL [mH]
100
Any kind of load. If VGND > VIN - VIN(T+) device stays off Due to VGND > 0, no VST = low signal available.
high
IN
ST GND
1
V
bb
For inductive load currents up to the limits defined by ZL (max. ratings and diagram on page 10) each switch is protected against loss of Vbb. Consider at your PCB layout that in the case of Vbb disconnection with energized inductive load all the load current flows through the GND connection.
0.1 4 6 8 10 12 14 16 18 20 22 24
IL [A]
Infineon technologies
10
2003-Oct-01
BTS 840 S2
Timing diagrams
Both channels are symmetric and consequently the diagrams are valid for channel 1 and channel 2
Figure 1a: Switching a resistive load, change of load current in on-condition:
IN
Figure 2a: Switching a resistive load, turn-on/off time and slew rate definition:
IN
t don(ST)
ST
t doff(ST)
VOUT
90% t on dV/dtoff t
dV/dton 10%
IL
off
Load 2
IL
t soff(IS)
The sense signal is not valid during settling time after turn or change of load current.
IN2 V bb V
ST
OUT1
OUT
OUT2
t
proper turn on under all conditions
The initial peak current should be limited by the lamp and not by the current limit of the device.
Infineon technologies
11
2003-Oct-01
BTS 840 S2
Figure 2c: Switching a lamp with current limit: Figure 3a: Turn on into short circuit: shut down by overtemperature, restart by cooling
IN1 other channel: normal operation
IN
ST
L1
V OUT
L(lim) I L(SCr)
IL
off(SC) IS 1 = 0
IIS t
ST 1 t
Heating up of the chip may require several milliseconds, depending on external conditions
Figure 3b: Turn on into short circuit: shut down by overtemperature, restart by cooling (two parallel switched channels 1 and 2)
IN1/2
ST
I
L1
+I
L2
2xIL(lim)
OUT
L(SCr)
I L(OL) t
*) if the time constant of load is too large, open-load-status may occur
off(SC)
S 1= IS 2 = 0
ST 1/2 t
ST1 and ST2 have to be configured as a 'Wired OR' function ST1/2 with a single pull-up resistor.
Infineon technologies
12
2003-Oct-01
BTS 840 S2
Figure 6a: Undervoltage:
Figure 4a: Overtemperature: Reset if Tj <Tjt
IN
IN
ST
ST IL
not defined
V bb
V
bb(under)
Vbb(u cp)
Vbb(u rst)
I IS
TJ
IIS t
t
Von
VON(CL)
IN td(ST OL3) ST
offstate
on-state
V
bb(over)
offstate
VOUT
V
I L open load I IS
bb(u rst)
bb(o rst)
V V
bb(under)
bb(u cp)
V bb
t
charge pump starts at Vbb(ucp) =4.7 V typ.
Infineon technologies
13
2003-Oct-01
BTS 840 S2
Figure 7a: Overvoltage:
15000
k ILIS
Vbb
V ON(CL)
bb(over)
bb(o rst)
10000
IL
5000
I IS t
[A] I L 0 1 2 3 4 5 6 7 8 9 10 11 12 13
I IS
[V]
0.2 RON
0.1
VON(NL) IL 0 1 2 3 4 5 6 7 [A] 8
0.0
25
This range for the current sense ratio refers to all devices. The accuracy of the kILIS can be raised at least by a factor of two by matching the value of kILIS for every single device.
Infineon technologies
14
2003-Oct-01
BTS 840 S2
Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81669 Mnchen Infineon Technologies AG 2001 All Rights Reserved.
Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.
Infineon technologies
15
2003-Oct-01
This datasheet has been downloaded from: www.DatasheetCatalog.com Datasheets for electronic components.